# FDE Lab Report

Sun Zhongji 17300750004 School of Microelectronics

## Overview

The report is aimed at presenting what I have learned and practiced from the course and experiments with the FDE development board. Some problems were encountered while more lessons were learned through the process of handling them. Therefore, they will be shown in this report, which consists of 5 parts, including Development Environment, Lab 0, Lab 4 for inverter rewritten and image process and Problems & Improvements.

## **Development Environment**

It is quite important to notify the development environment because most problems originate from the change of version of Windows and Visual Studio.

- Windows 10 of 64 bit
- Visual Studio 2019 for 64 bit (32-bit version used infrequently and will be underlined)

#### Lab<sub>0</sub>

Lab 0 is a simple one which orient us into the learning of FDE. The outcome is originally a caption of "Welcome to Fudan University [Your name]". But to show what I have done, I changed it to "[Your name] Your Majesty Welcome to FPGA WORLD".



Running Lab 0



Testbench for Lab 0

## Lab 4 for inverter rewritten

This part is a quite tricky one because most problems are shown here.

First, I strictly complied to what was told in the documentation, but turned out

useless and many errors were exposed. Then I came up with what was done in my graduation design where I had rewritten the Dynamic Link Library of FDE.

Therefore, I turned to it and rewrote the example from top to bottom. It turned out to be successful with few shortcomings that could be ignored. However, to make the report complete and easy to follow, I am going to present them in detail.

- The rewritten DLL uses different interface functions with the beginning of "IO" in their names while the old ones uses "APP".
- The rewritten DLL supports different platforms and OS, including Windows, MacOS and Linux, with both 64- and 32-bit version.
- The rewritten DLL does not use the 1024×64 FIFO that the old one uses, so the Verilog code can be simpler but a bit worse in performance.
- The rewritten DLL enables the output a clock cycle after the input, so it needs some more work in software programming tackling the delay of the output.
- The rewritten DLL relies on an updated USB protocol so it is a bit annoying to switch between the old USB driver and the new one.
- The rewritten DLL is not highly dependent on the given constraint xml file which is fixed and not fully illustrated so that we can use HDLAutoAssign as if the Verilog code is as normal as that in other hardware-only projects.



Running Documentation of Lab 4



Running Self-made Lab 4

# Lab4 for image process

After successful implementation of rewriting inverter example, I proceeded to image process using FDE board. It was implemented by someone in 前人 PJ but I did a bit more than that.

The previous project created a mean filter and did binarization of image using old DLL. In comparison, I used the new DLL and deprecated the mean filter for its

not-so-good outcome. Moreover, I relied less on OpenCV. The previous project used OpenCV to read in the image and created the grayscale image of it using software while I created the grayscale image using the hardware of FDE board.

Diving into the details of grayscale transformation, I put a weight on RGB. Red is 0.25. Green is 0.5. Blue is 0.25. The weight set is said to be close to human's eye attention on three color channels. It takes some time to combine three 8-bit number into a 24-bit number and transmit into FDE board.

Binarization is easier since a threshold is set to grayscale that if it is higher than the threshold it becomes white, otherwise black.

I used some of my pictures to test the effects of them. To show the normality, I chose one real-life landscape and one Japanese-anime. It seems that the anime picture works well because its color and edge are easy to tell while real-life pictures should deserve more work on processing color styles and edges.



Running Image Process



Testbench for grayscale image



Testbench for binarization









Examples for Image Process

# **Problems and Improvements**

## 1. The deprecated versions of Lab 4

The original version of Lab 4 in the documentation is already deprecated by Windows and Visual Studio. With the original version in hand, I was totally confused with lots of error messages and was then a bit informed when noticing the previous projects in 前人 PJ. After following strictly the previous project, I finally completed the whole process of documentation after turning to the new DLL. And to be specific, in my Lab 4 using OpenCV, it is unfortunate that the latest OpenCV does not contain a x86 version of runtime library and old OpenCV does not get along well with the latest Visual Studio as well, so the change of DLL is a must for my lab.

# 2. The deprecated VideoPlayer in VeriComm

It should be mentioned that doing image process seems to be simpler using VideoPlayer in VeriComm as shown in documentation. However, it is no longer supported by Windows 10 and will pop up a message telling that several libraries

are not found. Looking into the files of the project, we will find processed data but no players are given to run those data.

3. More knowledge necessary for image process and video capture

It is quite fancy to give out an outcome of pictures, but a lack of knowledge of image process is constraining my work. Actually, I once found a previous project using Sobel factor to detect the edge of images, but it uses a BRAM to store 3×3 pixel data which is out of my control of FDE. To make it a bit further, most complicated image process methods need a clutch of pixel data to process at one time so they are almost incompatible with FDE.